Cypress Semiconductor FX2LP Informacje Techniczne Strona 6

  • Pobierz
  • Dodaj do moich podręczników
  • Drukuj
  • Strona
    / 460
  • Spis treści
  • BOOKMARKI
  • Oceniono. / 5. Na podstawie oceny klientów
Przeglądanie stron 5
iv
Table of Contents
(Table of Contents)
7.3.2 EEPROM Load................................................................................................................7-3
7.3.3 External ROM..................................................................................................................7-3
7.4 CPU Reset Effects ........................................................................................................................7-4
7.5 USB Bus Reset .............................................................................................................................7-4
7.6 FX2 Disconnect.............................................................................................................................7-5
7.7 Reset Summary ...........................................................................................................................7-5
Chapter 8. Access to Endpoint Buffers
8.1 Introduction ...................................................................................................................................8-1
8.2 FX2 Large and Small Endpoints ...................................................................................................8-1
8.3 High-Speed and Full-Speed Differences.......................................................................................8-2
8.4 How the CPU Configures the Endpoints .......................................................................................8-3
8.5 CPU Access to FX2 Endpoint Data...............................................................................................8-4
8.6 CPU Control of FX2 Endpoints .....................................................................................................8-5
8.6.1 Registers That Control EP0, EP1IN, and EP1OUT.........................................................8-5
8.6.1.1 EP0CS .................................................................................................................8-5
8.6.1.2 EP0BCH and EP0BCL.........................................................................................8-7
8.6.1.3 USBIE, USBIRQ ..................................................................................................8-7
8.6.1.4 EP01STAT...........................................................................................................8-8
8.6.1.5 EP1OUTCS..........................................................................................................8-8
8.6.1.6 EP1OUTBC..........................................................................................................8-9
8.6.1.7 EP1INCS..............................................................................................................8-9
8.6.1.8 EP1INBC..............................................................................................................8-9
8.6.2 Registers That Control EP2, EP4, EP6, EP8................................................................8-10
8.6.2.1 EP2468STAT.....................................................................................................8-10
8.6.2.2 EP2ISOINPKTS, EP4ISOINPKTS, EP6ISOINPKTS, EP8ISOINPKTS .............8-10
8.6.2.3 EP2CS, EP4CS, EP6CS, EP8CS......................................................................8-11
8.6.2.4 EP2BCH:L, EP4BCH:L, EP6BCH:L, EP8BCH:L................................................8-12
8.6.3 Registers That Control All Endpoints.............................................................................8-13
8.6.3.1 IBNIE, IBNIRQ, NAKIE, NAKIRQ.......................................................................8-14
8.6.3.2 EPIE, EPIRQ......................................................................................................8-15
8.6.3.3 USBERRIE, USBERRIRQ, ERRCNTLIM, CLRERRCNT..................................8-16
8.6.3.4 TOGCTL ............................................................................................................8-16
8.7 The Setup Data Pointer...............................................................................................................8-17
8.7.1 Transfer Length.............................................................................................................8-19
8.7.2 Accessible Memory Spaces ..........................................................................................8-19
8.8 Autopointers................................................................................................................................8-19
Chapter 9. Slave FIFOs
9.1 Introduction ...................................................................................................................................9-1
9.2 Hardware.......................................................................................................................................9-2
9.2.1 Slave FIFO Pins ..............................................................................................................9-3
9.2.2 FIFO Data Bus (FD) ........................................................................................................9-4
9.2.3 Interface Clock (IFCLK)...................................................................................................9-5
Przeglądanie stron 5
1 2 3 4 5 6 7 8 9 10 11 ... 459 460

Komentarze do niniejszej Instrukcji

Brak uwag