
Chapter 15. Registers Page 15-17
Table 15-8. IFCFG Selection of Port I/O Pin Functions
IFCFG1:0 = 00
(Ports)
IFCFG1:0 = 10
(GPIF Master)
IFCFG1:0 = 11
(Slave FIFO)
PD7 FD[15] FD[15]
PD6 FD[14] FD[14]
PD5 FD[13] FD[13]
PD4 FD[12] FD[12]
PD3 FD[11] FD[11]
PD2 FD[10] FD[10]
PD1 FD[9] FD[9]
PD0 FD[8] FD[8]
PB7 FD[7] FD[7]
PB6 FD[6] FD[6]
PB5 FD[5] FD[5]
PB4 FD[4] FD[4]
PB3 FD[3] FD[3]
PB2 FD[2] FD[2]
PB1 FD[1] FD[1]
PB0 FD[0] FD[0]
INT0
/ PA0 INT0 / PA0 INT0 / PA0
INT1
/ PA1 INT1 / PA1 INT1 / PA1
PA2 PA2 SLOE
WU2 / PA3 WU2 / PA3 WU2 / PA3
PA4 PA4 FIFOADR0
PA5 PA5 FIFOADR1
PA6 PA6 PKTEND
PA7 PA7 PA7 / FLAGD / SLCS
PC7:0 PC7:0 PC7:0
PE7:0 PE7:0 PE7:0
Note: Signals shown in bold type do not change with IFCFG;
they are shown for completeness.
Komentarze do niniejszej Instrukcji